Motorola 56F8346 User Manual page 11

Evaluation module
Table of Contents

Advertisement

56F8346
Hybrid controller with motor control peripherals
EOnCE
Enhanced On-Chip Emulation; a debug bus and port created by Motorola
to enable a designer to create a low-cost hardware interface for a
professional quality debug environment
EVM
Evaluation Module; a hardware platform which allows a customer to
evaluate the silicon and develop his application
FlexCAN
Flexable CAN Interface Module; a peripheral on the 56F8346 part
GPIO
General Purpose Input and Output port on Motorola's family of hybrid
controllers; does not share pin functionallity with any other peripheral on
the chip and can only be set as an input, output or level-sensitive
interrupt input
IC
Integrated Circuit
JTAG
Joint Test Action Group; a bus protocol/interface used for test and debug
LED
Light Emitting Diode
LQFP
Low-profile Quad Flat Package
MPIO
Multi Purpose Input and Output port on Motorola's family of hybrid
controllers; shares package pins with other peripherals on the chip and
can function as a GPIO
TM
OnCE
On-Chip Emulation, a debug bus and port created by Motorola to allow a
means for low-cost hardware to provide a professional-quality debug
environment
PCB
Printed Circuit Board
PLL
Phase Locked Loop
PWM
Pulse Width Modulation
QuadDec
Quadrature Decoder; a peripheral on the 56F8346 part
RAM
Random Access Memory
R/C
Resistor/Capacitor Network
ROM
Read-Only Memory
SCI
Serial Communications Interface; a peripherial on Motorola's family of
hybrid controllers
SPI
Serial Peripheral Interface; a peripheral on Motorola's family of hybrid
controllers
SRAM
Static Random Access Memory
UART
Universal Asynchronous Receiver/Transmitter
WS
Wait State
MOTOROLA
Freescale Semiconductor, Inc.
Preface
For More Information On This Product,
Go to: www.freescale.com
ix

Advertisement

Table of Contents
loading

Table of Contents