Rcs Receiver Clock Polarity (Rckp)-Bit 8; Rcs Receiver Relative Timing (Rrel)-Bit 9; Figure 6-7 Receiver Clock Polarity (Rckp) Programming - Motorola DSP56012 User Manual

24-bit digital signal processor
Table of Contents

Advertisement

6.3.2.8
RCS Receiver Clock Polarity (RCKP)—Bit 8
The read/write Receiver Clock Polarity (RCKP) control bit selects the polarity of the
receiver serial clock. When RCKP is cleared, the receiver clock polarity is negative.
When RCKP is set, the receiver clock polarity is positive. Negative polarity means
that the Word Select Receive (WSR) and Serial Data In (SDIx) lines change
synchronously with the negative edge of the clock, and are considered valid during
positive transitions of the clock. Positive polarity means that the WSR and SDIx lines
change synchronously with the positive edge of the clock, and are considered valid
during negative transitions of the clock (see Figure 6-7). The RCKP bit is cleared
during hardware reset and software reset.
SCKR
SDI
WSR

Figure 6-7 Receiver Clock Polarity (RCKP) Programming

6.3.2.9
RCS Receiver Relative Timing (RREL)—Bit 9
The read/write Receiver Relative timing (RREL) control bit selects the relative timing
of the Word Select Receive (WSR) signal as referred to the serial data input lines
(SDIx). When RREL is cleared, the transition of WSR, indicating start of a data word,
occurs together with the first bit of that data word. When RREL is set, the transition
of WSR occurs one serial clock cycle earlier (together with the last bit of the previous
data word), as required by the I
during hardware reset and software reset.
MOTOROLA
RCKP = 0
2
S format (see Figure 6-8). The RREL bit is cleared
DSP56012 User's Manual
Serial Audio Interface Programming Model
RCKP = 1
SCKR
SDI
WSR
Serial Audio Interface
AA0433
6-13

Advertisement

Table of Contents
loading

Table of Contents