Register Description; Fast Termination Option (External Burst—Source Requesting) - Motorola MC68340 User Manual

Integrated processor with dma
Hide thumbs Also See for MC68340:
Table of Contents

Advertisement

CPU CYCLE
S0
S2
CLKOUT
A31–A0
FC3–FC0
SIZ1–SIZ0
AS
DS
R/W
D15–D0
DSACKx
DREQx
DACKx
DONEx
(OUTPUT)
NOTE
1. To cause another DMA transfer, the DREQx is asserted after DACKx is asserted and before DACKx is negated.
2. DACKx and DONEx (DMA control signals) are asserted in the source (read) DMA cycle.
Figure 6-14. Fast Termination Option (External Burst–Source Requesting)

6.7 REGISTER DESCRIPTION

The following paragraphs contain a detailed description of each register and its specific
function. Figure 6-15 is a programmer's model (register map) of all registers in the DMA
module. Each channel has an independent set of registers. For more information about a
particular register, refer to the individual register description. The ADDRESS column
indicates the offset of the register from the base address of the DMA channel. The FC
column designation of S indicates that register access is restricted to supervisor only. A
designation of S/U indicates that access is governed by the SUPV bit in the module
configuration register (MCR).
Unimplemented memory locations return logic zero when accessed. All registers support
both byte and word transfers.
6-22
Freescale Semiconductor, Inc.
DMA READ
DMA WRITE
S4
S0
S4
S0
S4
MC68340 USER'S MANUAL
For More Information On This Product,
Go to: www.freescale.com
DMA READ
CPU CYCLE
S2
S4
S0
S0
S4
. . . . .
DMA WRITE
S0
S4
S0
MOTOROLA

Advertisement

Table of Contents
loading

Table of Contents