NEC 78K0 User Manual page 463

8-bit single-chip microcontrollers
Hide thumbs Also See for 78K0:
Table of Contents

Advertisement

Ring-OSC clock
X1 input clock
CPU clock
Normal operation
RESET
Internal
reset signal
Port pin
Note The port pins become high impedance, except for P130, which is set to low-level output.
Figure 22-3. Timing of Reset Due to Watchdog Timer Overflow
Ring-OSC clock
X1 input clock
CPU clock
Normal operation
Watchdog timer
overflow
Internal
reset signal
Port pin
Note The port pins become high impedance, except for P130, which is set to low-level output.
Caution A watchdog timer internal reset resets the watchdog timer.
CHAPTER 22 RESET FUNCTION
Figure 22-2. Timing of Reset by RESET Input
Reset period
(Oscillation stop)
Delay
*
Reset period
(Oscillation stop)
User's Manual U15947EJ2V0UD
Operation stop
Normal operation
(17/f
)
(Reset processing, Ring-OSC clock)
R
Delay
Note
Hi-Z
Operation stop
Normal operation
(17/f
)
(Reset processing, Ring-OSC clock)
R
Note
Hi-Z
463

Hide quick links:

Advertisement

Table of Contents
loading

This manual is also suitable for:

78kf1

Table of Contents