Epson CMOS 32-Bit Single Chip Microcomputer S1C33L03 Technical Manual page 117

Cmos 32-bit single chip microcomputer
Table of Contents

Advertisement

4-bit single color panel timing
FPFRAME
FPLINE
DRDY (MOD)
FPDAT[7:4]
FPLINE
DRDY (MOD)
FPSHIFT
FPDAT7
FPDAT6
FPDAT5
FPDAT4
Diagram drawn with 2 FPLINE vertical blank period
Example timing for a 320
VDP
= Vertical Display Period
VNDP = Vertical Non-Display Period
HDP
= Horizontal Display Period
HNDP = Horizontal Non-Display Period = (HNDP[4:0] + 4)
S1C33L03 PRODUCT PART
Line 1
Line 2
Line 3
1-R1
1-G2
1-B3
1-G1
1-B2
1-R4
1-B1
1-R3
1-G4
1-R2
1-G3
1-B4
240 panel
= LDVSIZE[9:0] + 1 (lines)
= VNDP[5:0] (lines)
= (LDHSIZE[5:0] + 1)
EPSON
8 ELECTRICAL CHARACTERISTICS
VDP
Line 4
Line 239
Line 240
HDP
LDVSIZE[9:0] (0x39FFE5, D[1:0]/0x39FFE6)
VNDP[5:0] (D[5:0]/0x39FFEA)
16 (Ts)
LDHSIZE[5:0] (D[5:0]/0x39FFE4)
8 (Ts)
HNDP[4:0] (D[4:0]/0x39FFE7)
VNDP
Line 1
Line 2
HNDP
1-B319
1-R320
1-G320
1-B320
A-101
A-1
A-8

Advertisement

Table of Contents
loading

Table of Contents