Configuration Of External Interrupt Circuit 2 - Fujitsu F2MC-8L F202RA Hardware Manual

F2mc-8l 8-bit microcontroller
Hide thumbs Also See for F2MC-8L F202RA:
Table of Contents

Advertisement

11.2

Configuration of External Interrupt Circuit 2

The external interrupt circuit 2 comprises the following three blocks:
• Interrupt request generating circuit
• External interrupt 2 control register (EIE2)
• External interrupt 2 flag register (EIF2)
Block Diagram of External Interrupt Circuit 2
Pin
P00/INT20/AN4
Pin
P01/INT21/AN5
Pin
P02/INT22/AN6
Pin
P03/INT23/AN7
Pin
P04/INT24
Pin
P05/INT25
P06/INT26
Pin
P07/ INT27
Pin
● Interrupt request generating circuit
The interrupt request generating circuit generates an interrupt request signal in accordance with the signal
input to one of the external interrupt pins (INT20 to INT27) and the contents of an external interrupt input
enable bit.
● External interrupt 2 control register (EIE2)
The external interrupt input enable bits (IE20 to IE27) enable or disable "L" level input from the external
interrupt pins, with each bit corresponding to a pin.
● External interrupt 2 flag register (EIF2)
The external interrupt request flag bit (IF20) is used to hold or clear an interrupt request signal.
● Trigger causing external interrupt circuit 2 to generate an interrupt
IRQA: When an "L" level signal is input to any of the external interrupt pins INT20 to INT27 and the
Figure 11.2-1 Block Diagram of External Interrupt Circuit 2
External interrupt 2 control register (EIE2)
IE27 IE26 IE25 IE24 IE23 IE22 IE21 IE20
external interrupt input enable bit corresponding to the pin is "1", external interrupt circuit 2
generates an interrupt request.
CHAPTER 11 EXTERNAL INTERRUPT CIRCUIT 2 (LEVEL)
External interrupt 2 flag register (EIF2)
Interrupt request generating circuit
IF20
External interrupt
request
IRQA
245

Hide quick links:

Advertisement

Table of Contents
loading

This manual is also suitable for:

F2mc-8l mb89202Mb89202/f202ra series

Table of Contents