Epson ARM720T Core Cpu Manual page 24

Revision 4 (amba ahb bus interface version)
Table of Contents

Advertisement

1: Introduction
Changes to the programmer's model
To provide support for the EmbeddedICE-RT macrocell, the following changes have been made
to the programmer's model for the ARM720T processor:
Debug Control Register
There are two new bits in the Debug Control Register:
Bit 4
Bit 5
For more information, see
Coprocessor register map
A new register, r2, in the coprocessor CP14 register map indicates if the processor
entered the Prefetch or Data Abort exception because of a real abort, or because of a
breakpoint or watchpoint. For more details, see
For more details, see Chapter 9
1-4
Monitor mode enable. Use this to control how the device reacts on
a breakpoint or watchpoint:
When set, the core takes the instruction or data abort
exception.
When clear, the core enters debug state.
EmbeddedICE-RT disable. Use this when changing watchpoints
and breakpoints:
When set, this bit disables breakpoints and watchpoints,
enabling the breakpoint or watchpoint registers to be
programmed with new values.
When clear, the new breakpoint or watchpoint values become
operational.
Debug control register
Debugging Your System
EPSON
on page 9-39.
Abort status register
.
ARM720T CORE CPU MANUAL
on page 9-38.

Advertisement

Table of Contents
loading

Table of Contents