Epson ARM720T Core Cpu Manual page 8

Revision 4 (amba ahb bus interface version)
Table of Contents

Advertisement

CONTENTS
720T Block diagram .................................................................................... 1-2
ARM720T processor functional signals....................................................... 1-3
ARM instruction set formats ........................................................................ 1-7
Thumb instruction set formats ................................................................... 1-14
Big-endian addresses of bytes with words .................................................. 2-2
Little-endian addresses of bytes with words ............................................... 2-3
Register organization in ARM state............................................................. 2-5
Register organization in Thumb state ......................................................... 2-6
Program status register format.................................................................... 2-8
MRC and MCR bit pattern........................................................................... 3-2
ID Register read format............................................................................... 3-3
ID Register write format .............................................................................. 3-3
Control Register read format ....................................................................... 3-4
Control Register write format ...................................................................... 3-4
Translation Table Base Register format...................................................... 3-5
Domain Access Control Register format ..................................................... 3-6
Fault Status Register format ....................................................................... 3-6
Fault Address Register format .................................................................... 3-7
FCSCE PID Register format ....................................................................... 3-8
PROCID Register format............................................................................. 3-8
Simple AHB transfer.................................................................................... 6-2
AHB bus master interface ........................................................................... 6-4
Simple memory cycle .................................................................................. 6-5
Transfer type examples............................................................................... 6-6
Translation Table Base Register ................................................................. 7-4
Accessing translation table level one descriptors ....................................... 7-6
Level one descriptor.................................................................................... 7-6
Section descriptor ....................................................................................... 7-8
Coarse page table descriptor ...................................................................... 7-8
Fine page table descriptor........................................................................... 7-9
Figure 7-8
Section translation..................................................................................... 7-10
Figure 7-9
Level two descriptor .................................................................................. 7-10
Domain Access Control Register format ................................................... 7-17
Sequence for checking faults .................................................................... 7-19
Coprocessor busy-wait sequence ............................................................... 8-6
Coprocessor register transfer sequence ..................................................... 8-7
Coprocessor data operation sequence ....................................................... 8-7
Coprocessor load sequence ....................................................................... 8-8
Example coprocessor connections ............................................................. 8-9
Typical debug system ................................................................................. 9-2
ARM720T processor block diagram ............................................................ 9-3
Debug state entry........................................................................................ 9-5
iv
List of Figures
EPSON
ARM720T CORE CPU MANUAL

Advertisement

Table of Contents
loading

Table of Contents