Clock; Table 17.4 Values Of N And Corresponding Cks1 And Cks0 Settings - Hitachi SH7750 Hardware Manual

Sh7750 series superh risc engine
Hide thumbs Also See for SH7750:
Table of Contents

Advertisement

(Z)
A
Z
Ds
D0
(Z)
A
Z
Ds
D7
17.3.5

Clock

Only an internal clock generated by the on-chip baud rate generator can be used as the
transmit/receive clock for the smart card interface. The bit rate is set with the bit rate register
(SCBRR1) and the CKS1 and CKS0 bits in the serial mode register (SCSMR1). The equation for
calculating the bit rate is shown below. Table 17.5 shows some sample bit rates.
If clock output is selected with CKE0 set to 1, a clock with a frequency of 372 times the bit rate is
output from the SCK pin.
B =
1488 × 2
Where: N = Value set in SCBRR1 (0 ≤ N ≤ 255)
B = Bit rate (bits/s)
Pφ = Peripheral module operating frequency (MHz)
n = 0 to 3 (See table 17.4)

Table 17.4 Values of n and Corresponding CKS1 and CKS0 Settings

n
0
1
2
3
Z
A
Z
D1
D2
D3
(a) Direct convention (SDIR = SINV = O/ = 0)
Z
A
A
D6
D5
D4
(b) Inverse convention (SDIR = SINV = O/ = 1)
Figure 17.5 Sample Start Character Waveforms
φ P
× 10
6
× (N + 1)
2n–1
CKS1
0
0
1
1
Z
Z
A
A
D4
D5
D6
D7
A
A
A
A
D3
D2
D1
D0
CKS0
0
1
0
1
Rev. 6.0, 07/02, page 715 of 986
Z
(Z)
State
Dp
Z
(Z)
State
Dp

Advertisement

Table of Contents
loading

This manual is also suitable for:

Sh7750rSh7750s

Table of Contents