Toshiba H1 Series Data Book page 512

32bit micro controller tlcs-900/h1 series
Table of Contents

Advertisement

3.19.1 LCDC Features according to LCD Driver Type
Table 3.19.1 LCDC Features according to LCD Driver Type
(This table assumes the connection with a TOSHIBA-made LCD driver.)
LCD Driver
Display colors
Number of pixels that can be
displayed
Data rotation function
PIP function support
Source data bus width
(SRAM, SDRAM)
Destination data bus width
(LCD driver)
Maximum transfer rate
(VRAM read)
(at f
= 80 MHz)
SYS
LCD driver data bus:
to
LD23
LD0 pins
LCP0 pin
LHSYNC pin
LLOAD pin
LGOE0
to
LGOE2
pins
LFR pin
LVSYNC pin
LDIV pin
TFT
256/4096/65536/262144/16777216 colors
For 65536 colors or less
Rows (Commons):
64, 96, 128, 160, 200, 240, 320, 480
Columns (Segments):
64, 128, 160, 240, 320, 640
For 65536 colors or more
Rows (Commons):
64, 96, 128, 160, 200, 240, 320, 480
Columns (Segments):
64, 128, 160, 240, 320
Horizontal flip, vertical flip, horizontal and vertical flip, 90-degree rotation
(supported for QVGA size, 65536 colors only)
16 bits (32 bits: internal RAM)
8 to 24 bits
4.17 ns/byte at internal RAM
To be connected to LCD driver data bus.
・ 8-bit mode: LD7 to LD0
・TFT mode: LD23 to LD0
Data shift clock for TFT source driver
Vertical shift clock for TFT gate driver
Enable signal for TFT source driver to load data
to TFT panel
Adjustment signal for TFT gate driver's gate
control signal
LCD alternate signal output pin. To be connected
to column/row driver's FR pin.
This signal indicates the start of shift clock
capture by TFT gate driver.
This signal indicates the inversion of data. To be
connected to TFT source driver having the data
inversion function.
92CZ26A-509
Shift Register Type
Monochrome, 4/16/64 grayscale levels
256/4096 colors
Rows (Commons):
64, 96, 120, 128, 160, 200, 240, 320, 480
Columns (Segments):
64, 120, 128, 160, 240, 320, 480, 640
A sub window can be inserted.
16 bits (32 bits: internal RAM)
8 bits
Shift clock pulse output pin 0. To be connected to
column driver's CP pin. The LCD driver latches the
data bus value on the falling edge of this pin.
Latch pulse output pin. To be connected to the LCD
driver's LP pin. The display data in the LCD driver's
output line register is updated on the rising edge of
this pin.
N/A
N/A
LCD alternate signal output pin. To be connected to
column/row driver's FR pin.
Frequency that sets LCD refresh rate
N/A
TMP92CZ26A
STN

Advertisement

Table of Contents
loading

This manual is also suitable for:

Tlcs-900Tmp92cz26axbg

Table of Contents