Table 23.30 PCIC Signal Timing (in PCIREQ/PCIGNT Non-Port Mode) (1)
HD6417751RBP240, HD6417751RBP200, HD6417751RF240, HD6417751RF200:
V
= 3.0 to 3.6 V, V
DDQ
Pin
Item
PCICLK
Clock cycle
Clock pulse width (high)
Clock pulse width (low)
Clock rise time
Clock fall time
Output data delay time
IDSEL
Input hold time
Input setup time
AD31–AD0
Output data delay time
C/
–C/
Tri-state drive delay time
PAR
Tri-state high-impedance
delay time
Input hold time
Input setup time
/
Output data delay time
Tri-state drive delay time
/
Tri-state high-impedance
MD9
delay time
/
Input hold time
MD10
Input setup time
/
/
–
Tri-state drive delay time
Tri-state high-impedance
delay time
= 1.5 V, T
= –20 to 75
DD
a
C, C
= 30 pF
L
33 MHz
Symbol
Min
Max
t
30
—
PCICYC
t
11
—
PCIHIGH
t
11
—
PCILOW
t
—
4
PCIr
t
—
4
PCIf
t
—
10
PCIVAL
t
1.5
—
PCIH
t
3
—
PCISU
t
—
10
PCIVAL
t
—
10
PCION
t
—
12
PCIOFF
t
1.5
—
PCIH
t
3
—
PCISU
t
—
10
PCIVAL
t
—
10
PCION
t
—
12
PCIOFF
t
1.5
—
PCIH
t
3
—
PCISU
t
—
10
PCION
t
—
12
PCIOFF
Rev. 3.0, 04/02, page 1023 of 1064
66 MHz
Min
Max
Unit
15
30
ns
6
—
ns
6
—
ns
—
1.5
ns
—
1.5
ns
—
8
ns
1.5
—
ns
3
—
ns
—
8
ns
—
10
ns
—
12
ns
1.5
—
ns
3
—
ns
—
8
ns
—
10
ns
12
ns
1.5
—
ns
3
—
ns
—
10
ns
—
12
ns
Figure
23.70
23.70
23.70
23.70
23.70
23.71
23.72
23.72
23.71
23.71
23.71
23.72
23.72
23.71
23.71
23.71
23.72
23.72
23.71
23.71