Figure 23.13 Sram Bus Cycle: Basic Bus Cycle (No Wait) - Hitachi SH7751 Hardware Manual

Superh risc engine
Table of Contents

Advertisement

Notes: IO: DACK device
SA: Single address DMA transfer
DA: Dual address DMA transfer
DACK set to active-high

Figure 23.13 SRAM Bus Cycle: Basic Bus Cycle (No Wait)

Rev. 3.0, 04/02, page 968 of 1064
T1
CKIO
t
AD
A25 – A0
t
CSD
t
RWD
RD/
t
RSD
D31 – D0
(read)
t
WED1
t
WDD
D31 – D0
(write)
t
BSD
t
DACD
DACKn
(SA: IO ← memory)
t
DACDF
DACKn
(SA: IO → memory)
t
DACD
DACKn
(DA)
T2
t
AD
t
CSD
t
RWD
t
t
RSD
RSD
t
t
RDS
RDH
t
t
WEDF
WEDF
t
t
WDD
WDD
t
BSD
t
t
DACD
DACD
t
DACDF
t
DACD

Advertisement

Table of Contents
loading

This manual is also suitable for:

Sh7751r

Table of Contents