Hitachi H8S/2646 Hardware Manual page 518

Hitachi 16-bit single-chip microcomputer h8s/2646 series
Table of Contents

Advertisement

In serial reception, the SCI operates as described below.
[1] The SCI performs internal initialization in synchronization with serial clock input or output.
[2] The received data is stored in RSR in LSB-to-MSB order.
After reception, the SCI checks whether the RDRF flag is 0 and the receive data can be
transferred from RSR to RDR.
If this check is passed, the RDRF flag is set to 1, and the receive data is stored in RDR. If a
receive error is detected in the error check, the operation is as shown in table 13-11.
Neither transmit nor receive operations can be performed subsequently when a receive error
has been found in the error check.
[3] If the RIE bit in SCR is set to 1 when the RDRF flag changes to 1, a receive data full interrupt
(RXI) request is generated.
Also, if the RIE bit in SCR is set to 1 when the ORER flag changes to 1, a receive error
interrupt (ERI) request is generated.
Figure 13-19 shows an example of SCI operation in reception.
Serial
clock
Serial
data
RDRF
ORER
RXI interrupt request
generated
Figure 13-19 Example of SCI Operation in Reception
• Simultaneous serial data transmission and reception (clocked synchronous mode)
Figure 13-20 shows a sample flowchart for simultaneous serial transmit and receive operations.
The following procedure should be used for simultaneous serial data transmit and receive
operations.
486
Bit 7
Bit 0
RDR data read and
RDRF flag cleared to 0
in RXI interrupt service
routine
1 frame
Bit 7
Bit 0
Bit 1
RXI interrupt request
generated
Bit 6
Bit 7
ERI interrupt request
generated by overrun
error

Advertisement

Table of Contents
loading

Table of Contents