Fifo Control Register (Scfcr2) - Hitachi SH7750 series Hardware Manual

Superh risc engine
Hide thumbs Also See for SH7750 series:
Table of Contents

Advertisement

The SCBRR2 setting is found from the following equation.
Asynchronous mode:
N =
64 × 2
Where B:
Bit rate (bits/s)
N: SCBRR2 setting for baud rate generator (0 ≤ N ≤ 255)
Pφ: Peripheral module operating frequency (MHz)
n:
Baud rate generator input clock (n = 0 to 3)
(See the table below for the relation between n and the clock.)
n
Clock
0
1
Pφ/4
2
Pφ/16
3
Pφ/64
The bit rate error in asynchronous mode is found from the following equation:
Error (%) =
16.2.9

FIFO Control Register (SCFCR2)

Bit:
15
Initial value:
0
R/W:
R
Bit:
7
RTRG1
Initial value:
0
R/W:
R/W
Note: * Reserved bit in the SH7750.
φ P
× 10
6
– 1
× B
2n–1
CKS1
0
0
1
1
P × 10
φ
6
(N + 1) × B × 64 × 2
14
0
R
6
RTRG0
TTRG1
0
R/W
R/W
SCSMR2 Setting
CKS0
0
1
0
1
– 1 × 100
2n–1
13
12
0
0
R
R
5
4
TTRG0
0
0
R/W
11
10
RSTRG2* RSTRG1* RSTRG0*
0
0
R
R
3
2
MCE
TFRST
0
0
R/W
R/W
Rev. 4.0, 04/00, page 583 of 850
9
8
0
0
R
R
1
0
RFRST
LOOP
0
0
R/W
R/W

Advertisement

Table of Contents
loading

This manual is also suitable for:

Sh7750sSh7750

Table of Contents