Figure 13.48 Basic Timing For Pcmcia I/O Card Interface - Hitachi SH7751 Hardware Manual

Superh risc engine
Table of Contents

Advertisement

Tpci1
Tpci2
CKIO
A25–A0
RD/
(read)
D15–D0
(read)
(write)
D15–D0
(write)
DACKn
(DA)
Note: For DACKn, an example is shown where CHCRn.AL (access level) = 0 for the DMAC.

Figure 13.48 Basic Timing for PCMCIA I/O Card Interface

Rev. 3.0, 04/02, page 430 of 1064

Advertisement

Table of Contents
loading

This manual is also suitable for:

Sh7751r

Table of Contents