Master Receiver Mode; Slave Receiver Mode; User Manual - Philips LPC2101 User Manual

Table of Contents

Advertisement

Philips Semiconductors
Volume 1

11.8.2 Master Receiver mode

In the master receiver mode, a number of data bytes are received from a slave transmitter
(see
start condition has been transmitted, the interrupt service routine must load I2DAT with the
7-bit slave address and the data direction bit (SLA+R). The SI bit in I2CON must then be
cleared before the serial transfer can continue.
When the slave address and the data direction bit have been transmitted and an
acknowledgment bit has been received, the serial interrupt flag (SI) is set again, and a
number of status codes in I2STAT are possible. These are 0x40, 0x48, or 0x38 for the
master mode and also 0x68, 0x78, or 0xB0 if the slave mode was enabled (AA = 1). The
appropriate action to be taken for each of these status codes is detailed in
a repeated start condition (state 0x10), the I
mode by loading I2DAT with SLA+W.

11.8.3 Slave Receiver mode

In the slave receiver mode, a number of data bytes are received from a master transmitter
(see
follows:
Table 131: I2C0ADR and I2C1ADR usage in Slave Receiver mode
The upper 7 bits are the address to which the I
master. If the LSB (GC) is set, the I
(0x00); otherwise it ignores the general call address.
Table 132: I2C0CONSET and I2C1CONSET used to initialize Slave Receiver mode
The I
to logic 1 to enable the I
acknowledge its own slave address or the general call address. STA, STO, and SI must be
reset.
When I2ADR and I2CON have been initialized, the I
its own slave address followed by the data direction bit which must be "0" (W) for the I
block to operate in the slave receiver mode. After its own slave address and the W bit have
been received, the serial interrupt flag (SI) is set and a valid status code can be read from
I2STAT. This status code is used to vector to a state service routine. The appropriate
action to be taken for each of these status codes is detailed in Table 104. The slave
receiver mode may also be entered if arbitration is lost while the I
mode (see status 0x68 and 0x78).

User manual

Figure
33). The transfer is initialized as in the master transmitter mode. When the
Figure
34). To initiate the slave receiver mode, I2ADR and I2CON must be loaded as
Bit
7
6
Symbol
Bit
7
6
Symbol
-
I2EN
Value
-
1
2
C-bus rate settings do not affect the I
2
Rev. 01 — 12 January 2006
2
C block may switch to the master transmitter
5
4
own slave 7-bit address
2
C block will respond when addressed by a
2
C block will respond to the general call address
5
4
STA
STO
0
0
2
C block in the slave mode. I2EN must be set
C block. The AA bit must be set to enable the I
UM10161
Chapter 11: I
Table
3
2
1
3
2
1
SI
AA
-
0
1
-
2
C block to
2
C block waits until it is addressed by
2
C block is in the master
© Koninklijke Philips Electronics N.V. 2006. All rights reserved.
2
C interfaces
134. After
0
GC
0
-
-
2
C
134

Advertisement

Table of Contents
loading

This manual is also suitable for:

Lpc2103Lpc2102

Table of Contents