Lcd Memory Access Cycles - Epson S1D13706 Technical Manual

Embedded memory lcd controller
Hide thumbs Also See for S1D13706:
Table of Contents

Advertisement

Epson Research and Development
Vancouver Design Center

2.1.2 LCD Memory Access Cycles

TCLK
ADD[25:0]
SHB#
LCDCS#
WR#,RD#
D[15:0]
(write)
D[15:0]
(read)
LCDRDY
Interfacing to the NEC VR4102 / VR4111 Microprocessors
Issue Date: 01/02/23
Once an address in the LCD block of memory is placed on the external address bus
(ADD[25:0]) the LCD chip select (LCDCS#) is driven low. The read enable (RD#) or write
enable (WR#) signals are driven low for the appropriate cycle. LCDRDY is driven low by
the S1D13706 to insert wait states into the cycle. The system high byte enable is driven low
for 16-bit transfers and high for 8-bit transfers.
Figure 2-1: "NEC VR4102/VR4111 Read/Write Cycles," shows the read and write cycles
to the LCD Controller Interface.
Hi-Z
Figure 2-1: NEC VR4102/VR4111 Read/Write Cycles
VALID
VALID
Hi-Z
VALID
S1D13706
X31B-G-007-02
Page 9

Advertisement

Table of Contents
loading

Table of Contents