Figure 6-17: Single Monochrome 8-Bit Panel Timing - Epson S1D13706 Technical Manual

Embedded memory lcd controller
Hide thumbs Also See for S1D13706:
Table of Contents

Advertisement

Page 62
6.4.3 Single Monochrome 8-Bit Panel Timing
FPFRAME
FPLINE
DRDY (MOD)
FPDAT[7:0]
FPLINE
DRDY (MOD)
FPSHIFT
FPDAT7
FPDAT6
FPDAT5
FPDAT4
FPDAT3
FPDAT2
FPDAT1
FPDAT0
* Diagram drawn with 2 FPLINE vertical blank period
Example timing for a 640x480 panel
VDP
= Vertical Display Period
= (REG[1Dh] bits 1-0, REG[1Ch] bits 7-0) + 1 Lines
VNDP
= Vertical Non-Display Period
= VT - VDP
= (REG[19h] bits 1-0, REG[18h] bits 7-0) - (REG[1Dh] bits 1-0, REG[1Ch] bits 7-0) Lines
HDP
= Horizontal Display Period
= ((REG[14h] bits 6-0) + 1) x 8Ts
HNDP
= Horizontal Non-Display Period
= HT - HDP
= (((REG[12h] bits 6-0) + 1) x 8Ts) - (((REG[14h] bits 6-0) + 1) x 8Ts)
S1D13706
X31B-A-001-08
LINE1
LINE2
Invalid
Invalid
1-1
1-9
Invalid
1-2
1-10
Invalid
1-3
1-11
Invalid
1-4
1-12
Invalid
1-5
1-13
Invalid
1-6
1-14
Invalid
1-7
1-15
Invalid
1-8
1-16

Figure 6-17: Single Monochrome 8-Bit Panel Timing

VDP
LINE3
LINE4
LINE479 LINE480
HDP
Epson Research and Development
Vancouver Design Center
VNDP
LINE1
LINE2
Invalid
HNDP
1-633
Invalid
1-634
Invalid
1-635
Invalid
1-636
Invalid
1-637
Invalid
1-638
Invalid
1-639
Invalid
1-640
Invalid
Hardware Functional Specification
Issue Date: 01/11/13

Advertisement

Table of Contents
loading

Table of Contents