S1D13706 Hardware Configuration - Epson S1D13706 Technical Manual

Embedded memory lcd controller
Hide thumbs Also See for S1D13706:
Table of Contents

Advertisement

Epson Research and Development
Vancouver Design Center

4.2 S1D13706 Hardware Configuration

S1D1370
6 Pin
Name
CNF[2:0] 100 = Generic #2 Host Bus Interface
CNF3
CNF4
CNF5
CNF[7:6] see Table "" for recommended setting
Interfacing to the NEC VR4181A™ Microprocessor
Issue Date: 01/02/23
The S1D13706 uses CNF7 through CNF0 to allow selection of the bus mode and other
configuration data on the rising edge of RESET#. For details on configuration, refer to the
S1D13706 Hardware Functional Specification, document number X31B-A-001-xx.
The following table shows the configuration required for this implementation of a
S1D13706 to NEC VR181A interface.
Table 4-1: Summary of Power-On/Reset Configuration Options
value on this pin at the rising edge of RESET# is used to configure: (1/0)
1
GPIO pins as inputs at power on
Big Endian bus interface
Active high WAIT#
= configuration for NEC VR4181A
Table 4-2: CLKI to BCLK Divide Selection
CNF7
CNF6
0
0
0
1
1
0
1
1
= recommended setting for NEC VR4181A
GPIO pins as HR-TFT / D-TFT outputs
Little Endian bus interface
Active low WAIT#
CLKI to BCLK Divide
1:1
2:1
3:1
4:1
0
X31B-G-008-02
Page 13
S1D13706

Advertisement

Table of Contents
loading

Table of Contents