Host Bus Interface Signals - Epson S1D13706 Technical Manual

Embedded memory lcd controller
Hide thumbs Also See for S1D13706:
Table of Contents

Advertisement

Epson Research and Development
Vancouver Design Center

3.2 Host Bus Interface Signals

Interfacing to the Motorola RedCap2 DSP With Integrated MCU
Issue Date: 01/02/23
The Host Bus Interface requires the following signals:
• CLKI is a clock input which is required by the S1D13706 host bus interface and
connects to CKO of the REDCAP2.
• The address inputs AB[16:0], and the data bus DB[15:0], connect directly to the
REDCAP2 bus address (A[16:0]) and data bus (D[15:0]), respectively. CNF[2:0] and
CNF4 must be set to select the REDCAP2 host bus interface with big endian mode.
• M/R# (memory/register) selects between memory or register access. It may be
connected to an address line, allowing REDCAP2 bus address A17 to be connected to
the M/R# line.
• CS# (Chip Select) must be driven low whenever the S1D13706 is accessed by the
REDCAP2 bus.
• RD/WR# connects to R/W which indicates whether a read or a write access is being
performed on the S1D13706.
• WE1# and WE0# connect to EB0 and EB1 (Enable Byte 0 and 1) for byte steering.
• RD# connects to OE (Output Enable). This signal must be driven by the REDCAP2 bus
to indicate the bus access is a read and enables slave devices to drive the data bus with
read data.
• The BS# and WAIT# signals are not needed for this bus interface, they should be
connected to HIO V
DD
.
Page 11
S1D13706
X31B-G-014-02

Advertisement

Table of Contents
loading

Table of Contents